{"id":19706,"date":"2023-01-13T16:39:16","date_gmt":"2023-01-13T16:39:16","guid":{"rendered":"https:\/\/chipedge.com\/?p=19706"},"modified":"2023-01-13T16:39:16","modified_gmt":"2023-01-13T16:39:16","slug":"what-is-metastability-in-vlsi-and-how-to-avoid-it","status":"publish","type":"post","link":"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/","title":{"rendered":"What is Metastability in VLSI and How to Avoid it?"},"content":{"rendered":"\t\t<div data-elementor-type=\"wp-post\" data-elementor-id=\"19706\" class=\"elementor elementor-19706\">\n\t\t\t\t\t\t<section class=\"elementor-section elementor-top-section elementor-element elementor-element-3d4769d8 elementor-section-boxed elementor-section-height-default elementor-section-height-default\" data-id=\"3d4769d8\" data-element_type=\"section\" data-e-type=\"section\">\n\t\t\t\t\t\t<div class=\"elementor-container elementor-column-gap-default\">\n\t\t\t\t\t<div class=\"elementor-column elementor-col-100 elementor-top-column elementor-element elementor-element-7abfea25\" data-id=\"7abfea25\" data-element_type=\"column\" data-e-type=\"column\">\n\t\t\t<div class=\"elementor-widget-wrap elementor-element-populated\">\n\t\t\t\t\t\t<div class=\"elementor-element elementor-element-1d1aa86 elementor-widget elementor-widget-text-editor\" data-id=\"1d1aa86\" data-element_type=\"widget\" data-e-type=\"widget\" data-widget_type=\"text-editor.default\">\n\t\t\t\t<div class=\"elementor-widget-container\">\n\t\t\t\t\t\t\t\t\t<p><span style=\"font-weight: 400;\">Metastability in VLSI is an unstable equilibrium occurrence in digital electronics in which the sequential element is unable to resolve the state of the input signal. This causes the output to remain unresolved for an infinite period. This often occurs when data transitions extremely close to the active edge of the clock, breaking setup and holding constraints. Because the data transitions near the active edge of the clock, the flop is unable to catch the data entirely. The flop begins to capture data, and the output begins to transition. However, before the output changes its state, the input is disconnected from the output when the clock edge arrives.<\/span><\/p><p>Also Read <a href=\"https:\/\/chipedge.com\/resources\/electromigration-in-vlsi-physical-design-a-brief-guide\/\">What is Electromigration in VLSI Physical Design : A brief guide\u00a0<\/a><\/p><h2><span style=\"font-weight: 400;\">How Does Metastability in VLSI Occur?<\/span><\/h2><p><span style=\"font-weight: 400;\">When there is setup and hold time violations in a flip-flop, it enters a state in which its output is unpredictable: this is known as a metastable state (quasi-stable state). At the end of the metastable state, the flip-flop settles down to either &#8216;1&#8217; or &#8216;0&#8217;. This is referred to as metastability.\u00a0 When the flip-flop is in a metastable state, the output oscillates between &#8216;0&#8217; and &#8216;1&#8217;. The time it takes to settle down is determined by the technology of the flip-flop.<\/span><\/p><p><a href=\"https:\/\/elearn.chipedge.com\/\"><img fetchpriority=\"high\" decoding=\"async\" class=\"alignnone size-full wp-image-29723\" src=\"https:\/\/chipedge.com\/resources\/wp-content\/uploads\/2023\/07\/Self-Paced-final.png\" alt=\"Self Paced VLSI courses banner\" width=\"975\" height=\"100\" srcset=\"https:\/\/chipedge.com\/resources\/wp-content\/uploads\/2023\/07\/Self-Paced-final.png 975w, https:\/\/chipedge.com\/resources\/wp-content\/uploads\/2023\/07\/Self-Paced-final-300x31.png 300w, https:\/\/chipedge.com\/resources\/wp-content\/uploads\/2023\/07\/Self-Paced-final-768x79.png 768w\" sizes=\"(max-width: 975px) 100vw, 975px\" \/><\/a><\/p><h2><span style=\"font-weight: 400;\">How To Avoid Metastability In VLSI?<\/span><\/h2><p><span style=\"font-weight: 400;\">In reality, it is impossible to prevent metastability without the employment of complex self-timed circuits and increasing clock-to-Q delays when synchronizing asynchronous inputs. Designers can tolerate metastability in the simplest instance by ensuring that the clock period is long enough to allow for the resolution of quasi-stable states and the delay of whatever logic is in the route to the next flip-flop. This strategy is rarely viable given the performance needs of most current systems.<\/span><\/p><p><span style=\"font-weight: 400;\">Tolerating metastability in VLSI is most commonly accomplished by adding one or more subsequent synchronizing flip-flops to the synchronizer. This method permits metastable events in the first synchronizing flip-flop to resolve themselves across a complete clock period. However, this increases the delay in the perception of input changes of the synchronous logic. Neither of these systems can ensure that metastability will not pass through the synchronizer. They only lower the likelihood to manageable levels.<\/span><\/p><h2><span style=\"font-weight: 400;\">Conclusion<\/span><\/h2><p><span style=\"font-weight: 400;\">If you are interested in knowing about VLSI in depth or are willing to make a career in VLSI, then Chipedge is the right place for you. It is the <\/span><a href=\"https:\/\/chipedge.com\/resources\/\"><span style=\"font-weight: 400;\">best VLSI training institute in Bangalore<\/span><\/a><span style=\"font-weight: 400;\"> that offers a wide range of <\/span><span style=\"font-weight: 400;\">VLSI courses online<\/span><span style=\"font-weight: 400;\"> that includes <\/span><a href=\"https:\/\/chipedge.com\/resources\/vlsi-physical-design-course\/\"><span style=\"font-weight: 400;\">VLSI design courses<\/span><\/a><span style=\"font-weight: 400;\">, <\/span><span style=\"font-weight: 400;\">DFT courses<\/span><span style=\"font-weight: 400;\">, <\/span><span style=\"font-weight: 400;\">RTL courses<\/span><span style=\"font-weight: 400;\">, <\/span><span style=\"font-weight: 400;\">Design verification courses<\/span><span style=\"font-weight: 400;\">, and many more. Enroll yourself now.<\/span><\/p><p><a href=\"https:\/\/www.pexels.com\/photo\/close-up-shot-of-a-chip-6755081\/\">Image Source<\/a><\/p>\t\t\t\t\t\t\t\t<\/div>\n\t\t\t\t<\/div>\n\t\t\t\t<div class=\"elementor-element elementor-element-5c7497c elementor-align-center elementor-widget elementor-widget-button\" data-id=\"5c7497c\" data-element_type=\"widget\" data-e-type=\"widget\" data-widget_type=\"button.default\">\n\t\t\t\t<div class=\"elementor-widget-container\">\n\t\t\t\t\t\t\t\t\t<div class=\"elementor-button-wrapper\">\n\t\t\t\t\t<a class=\"elementor-button elementor-button-link elementor-size-sm\" href=\"https:\/\/chipedge.com\/resources\/online-job-oriented-vlsi-courses-sfp\/\">\n\t\t\t\t\t\t<span class=\"elementor-button-content-wrapper\">\n\t\t\t\t\t\t\t\t\t<span class=\"elementor-button-text\">Explore Job Oriented VLSI Courses<\/span>\n\t\t\t\t\t<\/span>\n\t\t\t\t\t<\/a>\n\t\t\t\t<\/div>\n\t\t\t\t\t\t\t\t<\/div>\n\t\t\t\t<\/div>\n\t\t\t\t\t<\/div>\n\t\t<\/div>\n\t\t\t\t\t<\/div>\n\t\t<\/section>\n\t\t\t\t<\/div>\n\t\t","protected":false},"excerpt":{"rendered":"<p>Metastability in VLSI is an unstable equilibrium occurrence in digital electronics in which the sequential element is unable to resolve [&hellip;]<\/p>\n","protected":false},"author":17,"featured_media":19707,"comment_status":"closed","ping_status":"open","sticky":false,"template":"","format":"standard","meta":{"_acf_changed":false,"site-sidebar-layout":"default","site-content-layout":"","ast-site-content-layout":"","site-content-style":"default","site-sidebar-style":"default","ast-global-header-display":"","ast-banner-title-visibility":"","ast-main-header-display":"","ast-hfb-above-header-display":"","ast-hfb-below-header-display":"","ast-hfb-mobile-header-display":"","site-post-title":"","ast-breadcrumbs-content":"","ast-featured-img":"","footer-sml-layout":"","theme-transparent-header-meta":"","adv-header-id-meta":"","stick-header-meta":"","header-above-stick-meta":"","header-main-stick-meta":"","header-below-stick-meta":"","astra-migrate-meta-layouts":"default","ast-page-background-enabled":"default","ast-page-background-meta":{"desktop":{"background-color":"var(--ast-global-color-4)","background-image":"","background-repeat":"repeat","background-position":"center center","background-size":"auto","background-attachment":"scroll","background-type":"","background-media":"","overlay-type":"","overlay-color":"","overlay-opacity":"","overlay-gradient":""},"tablet":{"background-color":"","background-image":"","background-repeat":"repeat","background-position":"center center","background-size":"auto","background-attachment":"scroll","background-type":"","background-media":"","overlay-type":"","overlay-color":"","overlay-opacity":"","overlay-gradient":""},"mobile":{"background-color":"","background-image":"","background-repeat":"repeat","background-position":"center center","background-size":"auto","background-attachment":"scroll","background-type":"","background-media":"","overlay-type":"","overlay-color":"","overlay-opacity":"","overlay-gradient":""}},"ast-content-background-meta":{"desktop":{"background-color":"var(--ast-global-color-5)","background-image":"","background-repeat":"repeat","background-position":"center center","background-size":"auto","background-attachment":"scroll","background-type":"","background-media":"","overlay-type":"","overlay-color":"","overlay-opacity":"","overlay-gradient":""},"tablet":{"background-color":"var(--ast-global-color-5)","background-image":"","background-repeat":"repeat","background-position":"center center","background-size":"auto","background-attachment":"scroll","background-type":"","background-media":"","overlay-type":"","overlay-color":"","overlay-opacity":"","overlay-gradient":""},"mobile":{"background-color":"var(--ast-global-color-5)","background-image":"","background-repeat":"repeat","background-position":"center center","background-size":"auto","background-attachment":"scroll","background-type":"","background-media":"","overlay-type":"","overlay-color":"","overlay-opacity":"","overlay-gradient":""}},"footnotes":""},"categories":[7],"tags":[],"class_list":["post-19706","post","type-post","status-publish","format-standard","has-post-thumbnail","hentry","category-design-for-test"],"acf":[],"yoast_head":"<!-- This site is optimized with the Yoast SEO plugin v27.2 - https:\/\/yoast.com\/product\/yoast-seo-wordpress\/ -->\n<title>What is Metastability in VLSI and How to Avoid it? -<\/title>\n<meta name=\"description\" content=\"Metastability in VLSI is an unstable equilibrium occurrence in flip-flops which is difficult to avoid. Read this article to find out more\" \/>\n<meta name=\"robots\" content=\"index, follow, max-snippet:-1, max-image-preview:large, max-video-preview:-1\" \/>\n<link rel=\"canonical\" href=\"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/\" \/>\n<meta property=\"og:locale\" content=\"en_US\" \/>\n<meta property=\"og:type\" content=\"article\" \/>\n<meta property=\"og:title\" content=\"What is Metastability in VLSI and How to Avoid it? -\" \/>\n<meta property=\"og:description\" content=\"Metastability in VLSI is an unstable equilibrium occurrence in flip-flops which is difficult to avoid. Read this article to find out more\" \/>\n<meta property=\"og:url\" content=\"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/\" \/>\n<meta property=\"og:site_name\" content=\"chipedge\" \/>\n<meta property=\"article:published_time\" content=\"2023-01-13T16:39:16+00:00\" \/>\n<meta name=\"author\" content=\"Nithika Bhasi\" \/>\n<meta name=\"twitter:card\" content=\"summary_large_image\" \/>\n<meta name=\"twitter:label1\" content=\"Written by\" \/>\n\t<meta name=\"twitter:data1\" content=\"Nithika Bhasi\" \/>\n\t<meta name=\"twitter:label2\" content=\"Est. reading time\" \/>\n\t<meta name=\"twitter:data2\" content=\"3 minutes\" \/>\n<script type=\"application\/ld+json\" class=\"yoast-schema-graph\">{\"@context\":\"https:\/\/schema.org\",\"@graph\":[{\"@type\":[\"Article\",\"BlogPosting\"],\"@id\":\"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/#article\",\"isPartOf\":{\"@id\":\"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/\"},\"author\":{\"name\":\"Nithika Bhasi\",\"@id\":\"https:\/\/chipedge.com\/resources\/#\/schema\/person\/2baf2c2d16eaabfdd066bd66a912f4df\"},\"headline\":\"What is Metastability in VLSI and How to Avoid it?\",\"datePublished\":\"2023-01-13T16:39:16+00:00\",\"mainEntityOfPage\":{\"@id\":\"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/\"},\"wordCount\":440,\"publisher\":{\"@id\":\"https:\/\/chipedge.com\/resources\/#organization\"},\"image\":{\"@id\":\"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/#primaryimage\"},\"thumbnailUrl\":\"\",\"articleSection\":[\"Design for Test\"],\"inLanguage\":\"en-US\"},{\"@type\":\"WebPage\",\"@id\":\"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/\",\"url\":\"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/\",\"name\":\"What is Metastability in VLSI and How to Avoid it? -\",\"isPartOf\":{\"@id\":\"https:\/\/chipedge.com\/resources\/#website\"},\"primaryImageOfPage\":{\"@id\":\"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/#primaryimage\"},\"image\":{\"@id\":\"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/#primaryimage\"},\"thumbnailUrl\":\"\",\"datePublished\":\"2023-01-13T16:39:16+00:00\",\"description\":\"Metastability in VLSI is an unstable equilibrium occurrence in flip-flops which is difficult to avoid. Read this article to find out more\",\"breadcrumb\":{\"@id\":\"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/#breadcrumb\"},\"inLanguage\":\"en-US\",\"potentialAction\":[{\"@type\":\"ReadAction\",\"target\":[\"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/\"]}]},{\"@type\":\"ImageObject\",\"inLanguage\":\"en-US\",\"@id\":\"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/#primaryimage\",\"url\":\"\",\"contentUrl\":\"\"},{\"@type\":\"BreadcrumbList\",\"@id\":\"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/#breadcrumb\",\"itemListElement\":[{\"@type\":\"ListItem\",\"position\":1,\"name\":\"Home\",\"item\":\"https:\/\/chipedge.com\/resources\/\"},{\"@type\":\"ListItem\",\"position\":2,\"name\":\"What is Metastability in VLSI and How to Avoid it?\"}]},{\"@type\":\"WebSite\",\"@id\":\"https:\/\/chipedge.com\/resources\/#website\",\"url\":\"https:\/\/chipedge.com\/resources\/\",\"name\":\"chipedge\",\"description\":\"\",\"publisher\":{\"@id\":\"https:\/\/chipedge.com\/resources\/#organization\"},\"potentialAction\":[{\"@type\":\"SearchAction\",\"target\":{\"@type\":\"EntryPoint\",\"urlTemplate\":\"https:\/\/chipedge.com\/resources\/?s={search_term_string}\"},\"query-input\":{\"@type\":\"PropertyValueSpecification\",\"valueRequired\":true,\"valueName\":\"search_term_string\"}}],\"inLanguage\":\"en-US\"},{\"@type\":\"Organization\",\"@id\":\"https:\/\/chipedge.com\/resources\/#organization\",\"name\":\"chipedge\",\"url\":\"https:\/\/chipedge.com\/resources\/\",\"logo\":{\"@type\":\"ImageObject\",\"inLanguage\":\"en-US\",\"@id\":\"https:\/\/chipedge.com\/resources\/#\/schema\/logo\/image\/\",\"url\":\"https:\/\/chipedge.com\/resources\/wp-content\/uploads\/2025\/01\/logo.png\",\"contentUrl\":\"https:\/\/chipedge.com\/resources\/wp-content\/uploads\/2025\/01\/logo.png\",\"width\":156,\"height\":40,\"caption\":\"chipedge\"},\"image\":{\"@id\":\"https:\/\/chipedge.com\/resources\/#\/schema\/logo\/image\/\"}},{\"@type\":\"Person\",\"@id\":\"https:\/\/chipedge.com\/resources\/#\/schema\/person\/2baf2c2d16eaabfdd066bd66a912f4df\",\"name\":\"Nithika Bhasi\",\"image\":{\"@type\":\"ImageObject\",\"inLanguage\":\"en-US\",\"@id\":\"https:\/\/secure.gravatar.com\/avatar\/e827d5ce5e00e19a79e4797c77355e359bbbb9d256babd2f74b897d65f6743f8?s=96&d=mm&r=g\",\"url\":\"https:\/\/secure.gravatar.com\/avatar\/e827d5ce5e00e19a79e4797c77355e359bbbb9d256babd2f74b897d65f6743f8?s=96&d=mm&r=g\",\"contentUrl\":\"https:\/\/secure.gravatar.com\/avatar\/e827d5ce5e00e19a79e4797c77355e359bbbb9d256babd2f74b897d65f6743f8?s=96&d=mm&r=g\",\"caption\":\"Nithika Bhasi\"},\"url\":\"https:\/\/chipedge.com\/resources\/author\/nithika\/\"}]}<\/script>\n<!-- \/ Yoast SEO plugin. -->","yoast_head_json":{"title":"What is Metastability in VLSI and How to Avoid it? -","description":"Metastability in VLSI is an unstable equilibrium occurrence in flip-flops which is difficult to avoid. Read this article to find out more","robots":{"index":"index","follow":"follow","max-snippet":"max-snippet:-1","max-image-preview":"max-image-preview:large","max-video-preview":"max-video-preview:-1"},"canonical":"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/","og_locale":"en_US","og_type":"article","og_title":"What is Metastability in VLSI and How to Avoid it? -","og_description":"Metastability in VLSI is an unstable equilibrium occurrence in flip-flops which is difficult to avoid. Read this article to find out more","og_url":"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/","og_site_name":"chipedge","article_published_time":"2023-01-13T16:39:16+00:00","author":"Nithika Bhasi","twitter_card":"summary_large_image","twitter_misc":{"Written by":"Nithika Bhasi","Est. reading time":"3 minutes"},"schema":{"@context":"https:\/\/schema.org","@graph":[{"@type":["Article","BlogPosting"],"@id":"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/#article","isPartOf":{"@id":"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/"},"author":{"name":"Nithika Bhasi","@id":"https:\/\/chipedge.com\/resources\/#\/schema\/person\/2baf2c2d16eaabfdd066bd66a912f4df"},"headline":"What is Metastability in VLSI and How to Avoid it?","datePublished":"2023-01-13T16:39:16+00:00","mainEntityOfPage":{"@id":"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/"},"wordCount":440,"publisher":{"@id":"https:\/\/chipedge.com\/resources\/#organization"},"image":{"@id":"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/#primaryimage"},"thumbnailUrl":"","articleSection":["Design for Test"],"inLanguage":"en-US"},{"@type":"WebPage","@id":"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/","url":"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/","name":"What is Metastability in VLSI and How to Avoid it? -","isPartOf":{"@id":"https:\/\/chipedge.com\/resources\/#website"},"primaryImageOfPage":{"@id":"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/#primaryimage"},"image":{"@id":"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/#primaryimage"},"thumbnailUrl":"","datePublished":"2023-01-13T16:39:16+00:00","description":"Metastability in VLSI is an unstable equilibrium occurrence in flip-flops which is difficult to avoid. Read this article to find out more","breadcrumb":{"@id":"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/#breadcrumb"},"inLanguage":"en-US","potentialAction":[{"@type":"ReadAction","target":["https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/"]}]},{"@type":"ImageObject","inLanguage":"en-US","@id":"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/#primaryimage","url":"","contentUrl":""},{"@type":"BreadcrumbList","@id":"https:\/\/chipedge.com\/resources\/what-is-metastability-in-vlsi-and-how-to-avoid-it\/#breadcrumb","itemListElement":[{"@type":"ListItem","position":1,"name":"Home","item":"https:\/\/chipedge.com\/resources\/"},{"@type":"ListItem","position":2,"name":"What is Metastability in VLSI and How to Avoid it?"}]},{"@type":"WebSite","@id":"https:\/\/chipedge.com\/resources\/#website","url":"https:\/\/chipedge.com\/resources\/","name":"chipedge","description":"","publisher":{"@id":"https:\/\/chipedge.com\/resources\/#organization"},"potentialAction":[{"@type":"SearchAction","target":{"@type":"EntryPoint","urlTemplate":"https:\/\/chipedge.com\/resources\/?s={search_term_string}"},"query-input":{"@type":"PropertyValueSpecification","valueRequired":true,"valueName":"search_term_string"}}],"inLanguage":"en-US"},{"@type":"Organization","@id":"https:\/\/chipedge.com\/resources\/#organization","name":"chipedge","url":"https:\/\/chipedge.com\/resources\/","logo":{"@type":"ImageObject","inLanguage":"en-US","@id":"https:\/\/chipedge.com\/resources\/#\/schema\/logo\/image\/","url":"https:\/\/chipedge.com\/resources\/wp-content\/uploads\/2025\/01\/logo.png","contentUrl":"https:\/\/chipedge.com\/resources\/wp-content\/uploads\/2025\/01\/logo.png","width":156,"height":40,"caption":"chipedge"},"image":{"@id":"https:\/\/chipedge.com\/resources\/#\/schema\/logo\/image\/"}},{"@type":"Person","@id":"https:\/\/chipedge.com\/resources\/#\/schema\/person\/2baf2c2d16eaabfdd066bd66a912f4df","name":"Nithika Bhasi","image":{"@type":"ImageObject","inLanguage":"en-US","@id":"https:\/\/secure.gravatar.com\/avatar\/e827d5ce5e00e19a79e4797c77355e359bbbb9d256babd2f74b897d65f6743f8?s=96&d=mm&r=g","url":"https:\/\/secure.gravatar.com\/avatar\/e827d5ce5e00e19a79e4797c77355e359bbbb9d256babd2f74b897d65f6743f8?s=96&d=mm&r=g","contentUrl":"https:\/\/secure.gravatar.com\/avatar\/e827d5ce5e00e19a79e4797c77355e359bbbb9d256babd2f74b897d65f6743f8?s=96&d=mm&r=g","caption":"Nithika Bhasi"},"url":"https:\/\/chipedge.com\/resources\/author\/nithika\/"}]}},"_links":{"self":[{"href":"https:\/\/chipedge.com\/resources\/wp-json\/wp\/v2\/posts\/19706","targetHints":{"allow":["GET"]}}],"collection":[{"href":"https:\/\/chipedge.com\/resources\/wp-json\/wp\/v2\/posts"}],"about":[{"href":"https:\/\/chipedge.com\/resources\/wp-json\/wp\/v2\/types\/post"}],"author":[{"embeddable":true,"href":"https:\/\/chipedge.com\/resources\/wp-json\/wp\/v2\/users\/17"}],"replies":[{"embeddable":true,"href":"https:\/\/chipedge.com\/resources\/wp-json\/wp\/v2\/comments?post=19706"}],"version-history":[{"count":0,"href":"https:\/\/chipedge.com\/resources\/wp-json\/wp\/v2\/posts\/19706\/revisions"}],"wp:featuredmedia":[{"embeddable":true,"href":"https:\/\/chipedge.com\/resources\/wp-json\/"}],"wp:attachment":[{"href":"https:\/\/chipedge.com\/resources\/wp-json\/wp\/v2\/media?parent=19706"}],"wp:term":[{"taxonomy":"category","embeddable":true,"href":"https:\/\/chipedge.com\/resources\/wp-json\/wp\/v2\/categories?post=19706"},{"taxonomy":"post_tag","embeddable":true,"href":"https:\/\/chipedge.com\/resources\/wp-json\/wp\/v2\/tags?post=19706"}],"curies":[{"name":"wp","href":"https:\/\/api.w.org\/{rel}","templated":true}]}}